Test MP+dmb.sy+addr-[fr-rf]

AArch64 MP+dmb.sy+addr-[fr-rf]
"DMB.SYdWW Rfe DpAddrdR FrLeave RfBack Fre"
Cycle=Rfe DpAddrdR FrLeave RfBack Fre DMB.SYdWW
Relax=
Safe=Rfe Fre DMB.SYdWW DpAddrdR [FrLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe DpAddrdR FrLeave RfBack Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X4=x;
2:X1=x;
}
 P0          | P1                  | P2          ;
 MOV W0,#2   | LDR W0,[X1]         | MOV W0,#1   ;
 STR W0,[X1] | EOR W2,W0,W0        | STR W0,[X1] ;
 DMB SY      | LDR W3,[X4,W2,SXTW] |             ;
 MOV W2,#1   | LDR W5,[X4]         |             ;
 STR W2,[X3] |                     |             ;
Observed
    y=1; x=2; 1:X5=1; 1:X3=2; 1:X0=1;
and y=1; x=2; 1:X5=0; 1:X3=2; 1:X0=1;
and y=1; x=1; 1:X5=0; 1:X3=2; 1:X0=1;
and y=1; x=1; 1:X5=2; 1:X3=1; 1:X0=1;
and y=1; x=1; 1:X5=0; 1:X3=1; 1:X0=1;
and y=1; x=2; 1:X5=1; 1:X3=2; 1:X0=0;
and y=1; x=2; 1:X5=0; 1:X3=2; 1:X0=0;
and y=1; x=1; 1:X5=0; 1:X3=2; 1:X0=0;
and y=1; x=1; 1:X5=2; 1:X3=1; 1:X0=0;
and y=1; x=2; 1:X5=0; 1:X3=1; 1:X0=0;
and y=1; x=1; 1:X5=0; 1:X3=1; 1:X0=0;